

More on these later.



The Memory Hierarchy

## **Temporal locality**



### **Spatial locality**

0000000020041fe0 07 00 00 00 08 00 00 00

00 00 00 0a

00 00 00

09

## "Associative" caching



Instructions,
data have a tag
number which
allows cache to
find quickly

### **Spatial locality**

0000000020041fe0 07 00 00 00 08 00 00 00

00 00 00 0a

00 00 00

09

## "Associative" caching

LRU: a one-bit flag that indicates whether the leftmost line<sub>0</sub> of the set was least recently used (LRU = 0) or the rightmost line<sub>1</sub> of the set was least recently used (LRU = 1).

Leads to "cache eviction" if one match used more recently than another, freeing up space.

|     |     | Line <sub>0</sub> |       |         |                               |       | Line <sub>1</sub> |         |                               |  |
|-----|-----|-------------------|-------|---------|-------------------------------|-------|-------------------|---------|-------------------------------|--|
| Set | LRU | V <sub>o</sub>    | $D_0$ | $Tag_0$ | Cache Data Block <sub>0</sub> | $V_1$ | $D_1$             | $Tag_1$ | Cache Data Block <sub>1</sub> |  |
| 0   |     |                   |       |         |                               |       |                   |         |                               |  |
| 1   |     |                   |       |         |                               |       |                   |         |                               |  |
| 2   |     |                   |       |         |                               |       |                   |         |                               |  |
| 3   |     |                   |       |         |                               |       |                   |         |                               |  |

••

# Cache rules everything around me











# Cache rules everything around me











# Why cache at all?

- Single source
- Direct line to processing unit

- Many sources
- First have to figure out where data is



# Cache rules everything around me











#### Hit or miss

Theoretically...

$$misses = rac{num_{elements}}{rac{block\,size}{size_{elements}}}$$
 32

10

#### Hit or miss



$$hit\ rate = hits * rac{100.0}{accesses}$$

 $miss\ rate = 1 - hit\ rate$ 

#### Hit or miss

```
hit\ rate = hits * \frac{100.0}{accesses}
```

```
float get_cache_hit_rate (void) {
    return xip_ctrl_hw->ctr_hit * 100.f / xip_ctrl_hw->ctr_acc;
}
```

## All in the timing

We can naively prove the effectiveness of the cache by looking at program execution times with data *in* and *out* of the cache.

 $net\ time = time\ at\ end-time\ at\ start$ 

### Movin' on up

To perform this experiment, we actually have to physically move the code to a region of the dedicated cache chip which voids caching using a special kind of pointer.

Where function "lives" The base address of right now that range

#### So, I have a problem.

Which one reads faster with the lowest miss rate?

